mirror of https://github.com/OpenIPC/firmware.git
650 lines
24 KiB
Diff
650 lines
24 KiB
Diff
diff -drupN a/drivers/pinctrl/sunxi/pinctrl-sun8iw7p1.c b/drivers/pinctrl/sunxi/pinctrl-sun8iw7p1.c
|
|
--- a/drivers/pinctrl/sunxi/pinctrl-sun8iw7p1.c 1970-01-01 03:00:00.000000000 +0300
|
|
+++ b/drivers/pinctrl/sunxi/pinctrl-sun8iw7p1.c 2022-06-12 05:28:14.000000000 +0300
|
|
@@ -0,0 +1,645 @@
|
|
+/*
|
|
+* Allwinner sun8iw7p1 SoCs pinctrl driver.
|
|
+*
|
|
+* Copyright(c) 2016-2020 Allwinnertech Co., Ltd.
|
|
+* Author: matteo <duanmintao@allwinnertech.com>
|
|
+*
|
|
+* This file is licensed under the terms of the GNU General Public
|
|
+* License version 2. This program is licensed "as is" without any
|
|
+* warranty of any kind, whether express or implied.
|
|
+ */
|
|
+
|
|
+#include <linux/module.h>
|
|
+#include <linux/platform_device.h>
|
|
+#include <linux/of.h>
|
|
+#include <linux/of_device.h>
|
|
+#include <linux/pinctrl/pinctrl.h>
|
|
+
|
|
+#include "pinctrl-sunxi.h"
|
|
+
|
|
+static const struct sunxi_desc_pin sun8iw7p1_pins[] = {
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 0),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart2"), /* TX */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* MS0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 0)), /* PA_EINT0 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 1),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart2"), /* RX */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* CK0 */
|
|
+ SUNXI_FUNCTION(0x5, "vdevice"), /* virtual */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 1)), /* PA_EINT1 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 2),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart2"), /* RTS */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* DO0 */
|
|
+ SUNXI_FUNCTION(0x5, "vdevice"), /* virtual */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 2)), /* PA_EINT2 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 3),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart2"), /* CTS */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* DI0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 3)), /* PA_EINT3 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 4),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart0"), /* TX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 4)), /* PA_EINT4 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 5),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart0"), /* RX */
|
|
+ SUNXI_FUNCTION(0x3, "pwm0"),
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 5)), /* PA_EINT5 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 6),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sim0"), /* PWREN */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 6)), /* PA_EINT6 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 7),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sim0"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 7)), /* PA_EINT7 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 8),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sim0"), /* DATA */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 8)), /* PA_EINT8 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 9),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sim0"), /* RST */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 9)), /* PA_EINT9 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 10),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sim0"), /* DET */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 10)), /* PA_EINT10 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 11),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "twi0"), /* SCK */
|
|
+ SUNXI_FUNCTION(0x3, "di0"), /* TX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 11)), /* PA_EINT11 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 12),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "twi0"), /* SCK */
|
|
+ SUNXI_FUNCTION(0x3, "di0"), /* RX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 12)), /* PA_EINT12 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 13),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "spi1"), /* CS */
|
|
+ SUNXI_FUNCTION(0x3, "uart3"), /* TX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 13)), /* PA_EINT13 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 14),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "spi1"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x3, "uart3"), /* RX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 14)), /* PA_EINT14 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 15),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "spi1"), /* MOSI */
|
|
+ SUNXI_FUNCTION(0x3, "uart3"), /* RTS */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 15)), /* PA_EINT15 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 16),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "spi1"), /* MISO */
|
|
+ SUNXI_FUNCTION(0x3, "uart3"), /* CTS */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 16)), /* PA_EINT16 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 17),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "spdif0"), /* OUT */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 17)), /* PA_EINT17 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 18),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm0"), /* SYNC */
|
|
+ SUNXI_FUNCTION(0x3, "twi1"), /* SCK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 18)), /* PA_EINT18 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 19),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm0"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x3, "twi1"), /* SDA */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 19)), /* PA_EINT19 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 20),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm0"), /* DOUT */
|
|
+ SUNXI_FUNCTION(0x3, "sim0"), /* VPPEN */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 20)), /* PA_EINT20 */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(A, 21),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm0"), /* DIN */
|
|
+ SUNXI_FUNCTION(0x3, "sim0"), /* VPPPP */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 0, 21)), /* PA_EINT21 */
|
|
+
|
|
+ /* HOLE */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 0),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* WE */
|
|
+ SUNXI_FUNCTION(0x3, "spi0"), /* MOSI */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 1),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* ALE */
|
|
+ SUNXI_FUNCTION(0x3, "spi0"), /* MISO */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 2),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* CLE */
|
|
+ SUNXI_FUNCTION(0x3, "spi0"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 3),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* CE1 */
|
|
+ SUNXI_FUNCTION(0x3, "spi0"), /* CS */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 4),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* CE0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 5),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* RE */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 6),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* RB0 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* CMD */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 7),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* RB1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 8),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ0 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 9),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ1 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 10),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ2 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D2 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 11),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ3 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D3 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 12),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ4 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D4 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 13),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ5 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D5 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 14),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ6 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D6 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 15),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQ7 */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* D7 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 16),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* DQS */
|
|
+ SUNXI_FUNCTION(0x3, "sdc2"), /* RST */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 17),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* CE2 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 18),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "nand0"), /* CE3 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+
|
|
+ /* HOLE */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 0),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* RXD3 */
|
|
+ SUNXI_FUNCTION(0x3, "di0"), /* TX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 1),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* RXD2 */
|
|
+ SUNXI_FUNCTION(0x3, "di0"), /* RX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 2),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* RXD1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 3),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* RXD0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 4),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* RXCK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 5),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* RXCTL */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 6),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* NULL */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 7),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* TXD3 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 8),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* TXD2 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 9),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* TXD1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 10),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* TXD0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 11),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* NULL */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 12),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* TXCK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 13),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* TXCTL */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 14),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* NULL */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 15),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"), /* CLKIN */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 16),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"),
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(D, 17),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "gmac0"),
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+
|
|
+ /* HOLE */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 0),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* PCLK */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 1),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* MCLK */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* ERR */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 2),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* HSYNC */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* SYNC */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 3),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* VSYNC */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* DVLD */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 4),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D0 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 5),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D1 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 6),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D2 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D2 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 7),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D3 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D3 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 8),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D4 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D4 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 9),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D5 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D5 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 10),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D6 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D6 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 11),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* D7 */
|
|
+ SUNXI_FUNCTION(0x3, "ts0"), /* D7 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 12),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* SCK */
|
|
+ SUNXI_FUNCTION(0x3, "twi2"), /* SCK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 13),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "csi0"), /* SDA */
|
|
+ SUNXI_FUNCTION(0x3, "twi2"), /* SDA */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 14),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(E, 15),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+
|
|
+ /* HOLE */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 0),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc0"), /* D1 */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* MSI */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 1),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc0"), /* D0 */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* DI1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 2),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc0"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x3, "uart0"), /* TX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 3),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc0"), /* CMD */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* DO1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 4),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc0"), /* D3 */
|
|
+ SUNXI_FUNCTION(0x3, "uart0"), /* RX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 5),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc0"), /* D2 */
|
|
+ SUNXI_FUNCTION(0x3, "jtag0"), /* CK1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(F, 6),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled")),
|
|
+
|
|
+ /* HOLE */
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 0),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc1"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 0)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 1),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc1"), /* CMD */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 1)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 2),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc1"), /* D0 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 2)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 3),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc1"), /* D1 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 3)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 4),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc1"), /* D2 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 4)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 5),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "sdc1"), /* D3 */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 5)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 6),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart1"), /* TX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 6)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 7),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart1"), /* RX */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 7)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 8),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart1"), /* RTS */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 8)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 9),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "uart1"), /* CTS */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 9)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 10),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm1"), /* SYNC */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 10)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 11),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm1"), /* CLK */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 11)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 12),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm1"), /* DOUT */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 12)),
|
|
+ SUNXI_PIN(SUNXI_PINCTRL_PIN(G, 13),
|
|
+ SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
+ SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
+ SUNXI_FUNCTION(0x2, "pcm1"), /* DIN */
|
|
+ SUNXI_FUNCTION(0x7, "io_disabled"),
|
|
+ SUNXI_FUNCTION_IRQ_BANK(0x6, 1, 13)),
|
|
+};
|
|
+
|
|
+static const unsigned sun8iw7p1_irq_bank_base[] = {0, 0};
|
|
+
|
|
+static const struct sunxi_pinctrl_desc sun8iw7p1_pinctrl_data = {
|
|
+ .pins = sun8iw7p1_pins,
|
|
+ .npins = ARRAY_SIZE(sun8iw7p1_pins),
|
|
+ .pin_base = 0,
|
|
+ .irq_banks = 2,
|
|
+ .irq_bank_base = sun8iw7p1_irq_bank_base,
|
|
+};
|
|
+
|
|
+static int sun8iw7p1_pinctrl_probe(struct platform_device *pdev)
|
|
+{
|
|
+ return sunxi_pinctrl_init(pdev, &sun8iw7p1_pinctrl_data);
|
|
+}
|
|
+
|
|
+static const struct of_device_id sun8iw7p1_pinctrl_match[] = {
|
|
+ { .compatible = "allwinner,sun8iw7p1-pinctrl", },
|
|
+ {}
|
|
+};
|
|
+MODULE_DEVICE_TABLE(of, sun8iw7p1_pinctrl_match);
|
|
+
|
|
+static struct platform_driver sun8iw7p1_pinctrl_driver = {
|
|
+ .probe = sun8iw7p1_pinctrl_probe,
|
|
+ .driver = {
|
|
+ .name = "sun8iw7p1-pinctrl",
|
|
+ .owner = THIS_MODULE,
|
|
+ .of_match_table = sun8iw7p1_pinctrl_match,
|
|
+ },
|
|
+};
|
|
+
|
|
+static int __init sun8iw7p1_pio_init(void)
|
|
+{
|
|
+ int ret;
|
|
+
|
|
+ ret = platform_driver_register(&sun8iw7p1_pinctrl_driver);
|
|
+ if (IS_ERR_VALUE(ret)) {
|
|
+ pr_err("register sun8iw7p1 pio controller failed\n");
|
|
+ return -EINVAL;
|
|
+ }
|
|
+ return 0;
|
|
+}
|
|
+postcore_initcall(sun8iw7p1_pio_init);
|
|
+
|
|
+MODULE_AUTHOR("WimHuang<huangwei@allwinnertech.com>");
|
|
+MODULE_DESCRIPTION("Allwinner sun8iw7p1 pio pinctrl driver");
|
|
+MODULE_LICENSE("GPL");
|