mirror of https://github.com/OpenIPC/firmware.git
				
				
				
			
		
			
				
	
	
		
			234 lines
		
	
	
		
			5.7 KiB
		
	
	
	
		
			Diff
		
	
	
			
		
		
	
	
			234 lines
		
	
	
		
			5.7 KiB
		
	
	
	
		
			Diff
		
	
	
| --- linux-4.9.37/drivers/mmc/host/sdhci-cmdq.h	1970-01-01 03:00:00.000000000 +0300
 | |
| +++ linux-4.9.y/drivers/mmc/host/sdhci-cmdq.h	2021-06-07 13:01:33.000000000 +0300
 | |
| @@ -0,0 +1,230 @@
 | |
| +/*
 | |
| + * Copyright (c) Hunan Goke,Chengdu Goke,Shandong Goke. 2021. All rights reserved.
 | |
| + */
 | |
| +#ifndef LINUX_MMC_CQ_HCI_H
 | |
| +#define LINUX_MMC_CQ_HCI_H
 | |
| +#include <linux/mmc/core.h>
 | |
| +
 | |
| +/* registers */
 | |
| +/* version */
 | |
| +#define CQVER		0x00
 | |
| +/* capabilities */
 | |
| +#define CQCAP		0x04
 | |
| +/* configuration */
 | |
| +#define CQCFG		0x08
 | |
| +#define CQ_DCMD		0x00001000
 | |
| +#define CQ_TASK_DESC_SZ 0x00000100
 | |
| +#define CQ_ENABLE	0x00000001
 | |
| +
 | |
| +/* control */
 | |
| +#define CQCTL		0x0C
 | |
| +#define CLEAR_ALL_TASKS 0x00000100
 | |
| +#define HALT		0x00000001
 | |
| +
 | |
| +/* interrupt status */
 | |
| +#define CQIS		0x10
 | |
| +#define CQIS_HAC	(1 << 0)
 | |
| +#define CQIS_TCC	(1 << 1)
 | |
| +#define CQIS_RED	(1 << 2)
 | |
| +#define CQIS_TCL	(1 << 3)
 | |
| +
 | |
| +/* interrupt status enable */
 | |
| +#define CQISTE		0x14
 | |
| +
 | |
| +/* interrupt signal enable */
 | |
| +#define CQISGE		0x18
 | |
| +
 | |
| +/* interrupt coalescing */
 | |
| +#define CQIC		0x1C
 | |
| +#define CQIC_ENABLE	(1 << 31)
 | |
| +#define CQIC_RESET	(1 << 16)
 | |
| +#define CQIC_ICCTHWEN	(1 << 15)
 | |
| +#define CQIC_ICCTH(x)	((x & 0x1F) << 8)
 | |
| +#define CQIC_ICTOVALWEN (1 << 7)
 | |
| +#define CQIC_ICTOVAL(x) (x & 0x7F)
 | |
| +
 | |
| +/* task list base address */
 | |
| +#define CQTDLBA		0x20
 | |
| +
 | |
| +/* task list base address upper */
 | |
| +#define CQTDLBAU	0x24
 | |
| +
 | |
| +/* door-bell */
 | |
| +#define CQTDBR		0x28
 | |
| +
 | |
| +/* task completion notification */
 | |
| +#define CQTCN		0x2C
 | |
| +
 | |
| +/* device queue status */
 | |
| +#define CQDQS		0x30
 | |
| +
 | |
| +/* device pending tasks */
 | |
| +#define CQDPT		0x34
 | |
| +
 | |
| +/* task clear */
 | |
| +#define CQTCLR		0x38
 | |
| +
 | |
| +/* send status config 1 */
 | |
| +#define CQSSC1		0x40
 | |
| +/*
 | |
| + * Value n means CQE would send CMD13 during the transfer of data block
 | |
| + * BLOCK_CNT-n
 | |
| + */
 | |
| +#define SEND_QSR_INTERVAL 0x70001
 | |
| +
 | |
| +/* send status config 2 */
 | |
| +#define CQSSC2		0x44
 | |
| +
 | |
| +/* response for dcmd */
 | |
| +#define CQCRDCT		0x48
 | |
| +
 | |
| +/* response mode error mask */
 | |
| +#define CQRMEM		0x50
 | |
| +#define CQ_EXCEPTION	(1 << 6)
 | |
| +
 | |
| +/* task error info */
 | |
| +#define CQTERRI		0x54
 | |
| +
 | |
| +/* CQTERRI bit fields */
 | |
| +#define CQ_RMECI	0x1F
 | |
| +#define CQ_RMETI	(0x1F << 8)
 | |
| +#define CQ_RMEFV	(1 << 15)
 | |
| +#define CQ_DTECI	(0x3F << 16)
 | |
| +#define CQ_DTETI	(0x1F << 24)
 | |
| +#define CQ_DTEFV	(1 << 31)
 | |
| +
 | |
| +#define GET_CMD_ERR_TAG(__r__) ((__r__ & CQ_RMETI) >> 8)
 | |
| +#define GET_DAT_ERR_TAG(__r__) ((__r__ & CQ_DTETI) >> 24)
 | |
| +
 | |
| +/* command response index */
 | |
| +#define CQCRI		0x58
 | |
| +
 | |
| +/* command response argument */
 | |
| +#define CQCRA		0x5C
 | |
| +
 | |
| +#define CQ_INT_ALL	0xF
 | |
| +#define CQIC_DEFAULT_ICCTH 31
 | |
| +#define CQIC_DEFAULT_ICTOVAL 1
 | |
| +
 | |
| +/* attribute fields */
 | |
| +#define VALID(x)	((x & 1) << 0)
 | |
| +#define END(x)		((x & 1) << 1)
 | |
| +#define INT(x)		((x & 1) << 2)
 | |
| +#define ACT(x)		((x & 0x7) << 3)
 | |
| +
 | |
| +/* data command task descriptor fields */
 | |
| +#define FORCED_PROG(x)	((x & 1) << 6)
 | |
| +#define CONTEXT(x)	((x & 0xF) << 7)
 | |
| +#define DATA_TAG(x)	((x & 1) << 11)
 | |
| +#define DATA_DIR(x)	((x & 1) << 12)
 | |
| +#define PRIORITY(x)	((x & 1) << 13)
 | |
| +#define QBAR(x)		((x & 1) << 14)
 | |
| +#define REL_WRITE(x)	((x & 1) << 15)
 | |
| +#define BLK_COUNT(x)	((x & 0xFFFF) << 16)
 | |
| +#define BLK_ADDR(x)	((x & 0xFFFFFFFF) << 32)
 | |
| +
 | |
| +/* direct command task descriptor fields */
 | |
| +#define CMD_INDEX(x)	((x & 0x3F) << 16)
 | |
| +#define CMD_TIMING(x)	((x & 1) << 22)
 | |
| +#define RESP_TYPE(x)	((x & 0x3) << 23)
 | |
| +
 | |
| +/* transfer descriptor fields */
 | |
| +#define DAT_LENGTH(x)	((x & 0xFFFF) << 16)
 | |
| +#define DAT_ADDR_LO(x)	((x & 0xFFFFFFFF) << 32)
 | |
| +#define DAT_ADDR_HI(x)	((x & 0xFFFFFFFF) << 0)
 | |
| +
 | |
| +#define CQ_GOKE_CFG	0x100
 | |
| +#define CMDQ_SEND_STATUS_TRIGGER (1 << 31)
 | |
| +
 | |
| +struct task_history {
 | |
| +	u64 task;
 | |
| +	bool is_dcmd;
 | |
| +};
 | |
| +
 | |
| +struct cmdq_host {
 | |
| +	const struct cmdq_host_ops *ops;
 | |
| +	void __iomem *mmio;
 | |
| +	struct mmc_host *mmc;
 | |
| +
 | |
| +	/* 64 bit DMA */
 | |
| +	bool dma64;
 | |
| +	int num_slots;
 | |
| +
 | |
| +	u32 dcmd_slot;
 | |
| +	u32 caps;
 | |
| +#define CMDQ_TASK_DESC_SZ_128 0x1
 | |
| +
 | |
| +	u32 quirks;
 | |
| +#define CMDQ_QUIRK_SHORT_TXFR_DESC_SZ 0x1
 | |
| +#define CMDQ_QUIRK_NO_DCMD	0x2
 | |
| +
 | |
| +	bool enabled;
 | |
| +	bool halted;
 | |
| +	bool init_done;
 | |
| +
 | |
| +	u8 *desc_base;
 | |
| +
 | |
| +	/* total descriptor size */
 | |
| +	u8 slot_sz;
 | |
| +
 | |
| +	/* 64/128 bit depends on CQCFG */
 | |
| +	u8 task_desc_len;
 | |
| +
 | |
| +	/* 64 bit on 32-bit arch, 128 bit on 64-bit */
 | |
| +	u8 link_desc_len;
 | |
| +
 | |
| +	u8 *trans_desc_base;
 | |
| +	/* same length as transfer descriptor */
 | |
| +	u8 trans_desc_len;
 | |
| +	/* descriptor size per slot */
 | |
| +	u32 slot_desc_sz;
 | |
| +
 | |
| +	dma_addr_t desc_dma_base;
 | |
| +	dma_addr_t trans_desc_dma_base;
 | |
| +
 | |
| +	struct task_history *thist;
 | |
| +	u8 thist_idx;
 | |
| +
 | |
| +	struct completion halt_comp;
 | |
| +	struct mmc_request **mrq_slot;
 | |
| +	void *private;
 | |
| +};
 | |
| +
 | |
| +struct cmdq_host_ops {
 | |
| +	void (*set_transfer_params)(struct mmc_host *mmc);
 | |
| +	void (*set_data_timeout)(struct mmc_host *mmc, u32 val);
 | |
| +	void (*clear_set_irqs)(struct mmc_host *mmc, bool clear);
 | |
| +	void (*set_block_size)(struct mmc_host *mmc);
 | |
| +	void (*dump_goke_regs)(struct mmc_host *mmc);
 | |
| +	void (*write_l)(struct cmdq_host *host, u32 val, int reg);
 | |
| +	u32 (*read_l)(struct cmdq_host *host, int reg);
 | |
| +	void (*clear_set_dumpregs)(struct mmc_host *mmc, bool set);
 | |
| +	void (*enhanced_strobe_mask)(struct mmc_host *mmc, bool set);
 | |
| +	int (*reset)(struct mmc_host *mmc);
 | |
| +	int (*crypto_cfg)(struct mmc_host *mmc, struct mmc_request *mrq,
 | |
| +				u32 slot);
 | |
| +	void (*crypto_cfg_reset)(struct mmc_host *mmc, unsigned int slot);
 | |
| +	void (*post_cqe_halt)(struct mmc_host *mmc);
 | |
| +};
 | |
| +
 | |
| +static inline void cmdq_writel(struct cmdq_host *host, u32 val, int reg)
 | |
| +{
 | |
| +	if (unlikely(host->ops && host->ops->write_l))
 | |
| +		host->ops->write_l(host, val, reg);
 | |
| +	else
 | |
| +		writel_relaxed(val, host->mmio + reg);
 | |
| +}
 | |
| +
 | |
| +static inline u32 cmdq_readl(struct cmdq_host *host, int reg)
 | |
| +{
 | |
| +	if (unlikely(host->ops && host->ops->read_l))
 | |
| +		return host->ops->read_l(host, reg);
 | |
| +	else
 | |
| +		return readl_relaxed(host->mmio + reg);
 | |
| +}
 | |
| +
 | |
| +extern irqreturn_t cmdq_irq(struct mmc_host *mmc, int err);
 | |
| +extern int cmdq_init(struct cmdq_host *cq_host, struct mmc_host *mmc,
 | |
| +		     bool dma64);
 | |
| +extern struct cmdq_host *cmdq_pltfm_init(struct platform_device *pdev);
 | |
| +#endif
 |